### Features

- Single Voltage for Read and Write: 2.7V to 3.6V (BV), 3.0V to 3.6V (LV)
- Fast Read Access Time 70 ns
- Internal Program Control and Timer
- 16K Bytes Boot Block with Lockout
- Fast Chip Erase Cycle Time 10 seconds
- Byte-by-byte Programming 30 μs/Byte Typical
- Hardware Data Protection
- Data Polling for End of Program Detection
- Low Power Dissipation
  - 25 mA Active Current
  - 50 µA CMOS Standby Current
- Typical 10,000 Write Cycles
- Small Packaging
  - 8 x 14 mm VSOP/TSOP

### Description

The AT49BV/LV040(T) are 3-volt only, 4-megabit Flash memories organized as 524,288 words of 8-bits each. Manufactured with Atmel's advanced nonvolatile CMOS technology, the devices offer access times to 70 ns with power dissipation of just 90 mW over the commercial temperature range. When the device is deselected, the CMOS standby current is less than 50  $\mu$ A.

The device contains a user-enabled "boot block" protection feature. Two versions of the feature are available: the AT49BV/LV040 locates the boot block at lowest order addresses ("bottom boot"); the AT49BV/LV040T locates it at highest order addresses ("top boot").

(continued)



4-megabit (512K x 8) Single 2.7-volt *Battery-Voltage*<sup>™</sup> Flash Memory

AT49BV040 AT49BV040T AT49LV040 AT49LV040T

### **Pin Configurations**

| Pin Name    | Function            |
|-------------|---------------------|
| A0 - A18    | Addresses           |
| CE          | Chip Enable         |
| ŌĒ          | Output Enable       |
| WE          | Write Enable        |
| I/O0 - I/O7 | Data Inputs/Outputs |

#### PLCC Top View

|        | ~  |     |      | □ A16 | □ A18 | 20<br>20 | Π    | D A17           | 1     |
|--------|----|-----|------|-------|-------|----------|------|-----------------|-------|
| A7 🗆   | 5  | 4   | С    | 2     | 0     | 8        | 9    | ଞ୍ଚ<br>29       | DA14  |
| A6 🗆   | 6  |     |      |       | Ŭ     |          |      | 28              | A13   |
| A5 🗆   | 7  |     |      |       |       |          |      | 27              | □ A8  |
| A4 🗆   | 8  |     |      |       |       |          |      | 26              | 🗆 A9  |
| АЗ 🗆   | 9  |     |      |       |       |          |      | 25              | 🗆 A11 |
| A2 🗆   | 10 | 0   |      |       |       |          |      | 24              |       |
| A1 🗆   | 1  | 1   |      |       |       |          |      | 23              | 🗆 A10 |
| A0 🗆   | 1: | 2   |      |       |       |          |      | 22              |       |
| I/O0 □ | 1; | 34  | 15   | 16    | 17    | 18       | 19   | ನ <sup>21</sup> | 1/07  |
|        |    | 101 | 1/02 | GND   | 1/03  | /04      | 1/05 | □ 90/1          | 1     |

VSOP Top View (8 x 14 mm) or TSOP Top View (8 x 20 mm)



Rev. 0679C-04/00





To allow for simple in-system reprogrammability, the AT49BV/LV040(T) does not require high input voltages for programming. Three-volt-only commands determine the read and programming operation of the device. Reading data out of the device is similar to reading from an EPROM. Reprogramming the AT49BV/LV040(T) is performed by erasing the entire four megabits of memory and then programming on a byte-by-byte basis. The typical byte programming time is a fast 30  $\mu$ s. The end of a program cycle can be optionally detected by the Data Polling

feature. Once the end of a byte program cycle has been detected, a new access for a read or program can begin. The typical number of program and erase cycles is in excess of 10,000 cycles.

The optional 16K bytes boot block section includes a reprogramming write lockout feature to provide data integrity. The boot sector is designed to contain user-secure code, and when the feature is enabled, the boot sector is permanently protected from being reprogrammed.

### **Block Diagram**



## **Device Operation**

**READ:** The AT49BV/LV040(T) is accessed like an EPROM. When  $\overline{CE}$  and  $\overline{OE}$  are low and  $\overline{WE}$  is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the high-impedance state whenever  $\overline{CE}$  or  $\overline{OE}$  is high. This dual-line control gives designers flexibility in preventing bus contention.

**ERASURE:** Before a byte can be reprogrammed, the 512K bytes memory array (or 496K bytes if the boot block featured is used) must be erased. The erased state of the memory bits is a logical "1". The entire device can be erased at one time by using a six-byte software code. The software chip erase code consists of six-byte load commands to specific address locations with a specific data pattern (please refer to "Chip Erase Cycle Waveforms" on page 8).

After the software chip erase has been initiated, the device will internally time the erase operation so that no external clocks are required. The maximum time needed to erase the whole chip is  $t_{EC}$ . If the boot block lockout feature has been enabled, the data in the boot sector will not be erased.

**BYTE PROGRAMMING:** Once the memory array is erased, the device is programmed (to a logical "0") on a byte-by-byte basis. Please note that a data "0" cannot be programmed back to a "1"; only erase operations can convert "0"s to "1"s. Programming is accomplished via the internal device command register and is a four-bus cycle operation (please refer to the Command Definitions table). The device will automatically generate the required internal program pulses.

The program cycle has addresses latched on the falling edge of WE or  $\overline{CE}$ , whichever occurs last, and the data latched on the rising edge of WE or  $\overline{CE}$ , whichever occurs first. Programming is completed after the specified t<sub>BP</sub> cycle time. The Data Polling feature may also be used to indicate the end of a program cycle.

**BOOT BLOCK PROGRAMMING LOCKOUT:** The device has one designated block that has a programming lockout feature. This feature prevents programming of data in the designated block once the feature has been enabled. The size of the block is 16K bytes. This block, referred to as the boot block, can contain secure code that is used to bring up the system. Enabling the lockout feature will allow the boot code to stay in the device while data in the rest of the device is updated. This feature does not have to be activated; the boot block's usage as a write-protected region is optional to the user. The address range of the AT49BV/LV040 boot block is 00000H to 03FFFH, while the address range of the AT49BV/LV040T boot block is 7C000H to 7FFFFH.

Once the feature is enabled, the data in the boot block can no longer be erased or programmed. Data in the main memory block can still be changed through the regular programming method. To activate the lockout feature, a series of six program commands to specific addresses with specific data must be performed. Please refer to the Command Definitions table.

**BOOT BLOCK LOCKOUT DETECTION:** A software method is available to determine if programming of the boot block section is locked out. When the device is in the software product identification mode (see Software Product Identification Entry and Exit sections) a read from address location 00002H will show if programming the boot block is locked out for the AT49BV/LV040 and a read from address 7C002H will show if programming the boot block is locked out for the AT49BV/LV040(T). If the data on I/O0 is low, the boot block can be programmed; if the data on I/O0 is high, the program lockout feature has been activated and the block cannot be programmed. The software product identification code should be used to return to standard operation.

**PRODUCT IDENTIFICATION:** The product identification mode identifies the device and manufacturer as Atmel.

It may be accessed by hardware or software operation. The hardware operation mode can be used by an external programmer to identify the correct programming algorithm for the Atmel product. For details, see "Operating Modes" on page 5 (for hardware operation) or "Software Product Identification Entry/Exit" on page 10. The manufacturer and device codes are the same for both modes.

**DATA POLLING:** The AT49BV/LV040(T) features Data Polling to indicate the end of a program cycle. During a program cycle, an attempted read of the last byte loaded will result in the complement of the loaded data on I/O7. Once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin. Data Polling may begin at any time during the program cycle.

**TOGGLE BIT:** In addition to Data Polling, the AT49BV/LV040(T) provides another method for determining the end of a program or erase cycle. During a program or erase operation, successive attempts to read data from the device will result in I/O6 toggling between one and zero. Once the program cycle has completed, I/O6 will stop toggling and valid data will be read. Examining the toggle bit may begin at any time during a program cycle.

**HARDWARE DATA PROTECTION:** The Hardware Data Protection feature protects against inadvertent programs to the AT49BV/LV040(T) in the following ways: (a)  $V_{CC}$  sense: if  $V_{CC}$  is below 1.8V (typical), the program function is inhibited. (b) Program inhibit: holding any one of  $\overline{OE}$  low,  $\overline{CE}$ high or  $\overline{WE}$  high inhibits program cycles. (c) Noise filter: pulses of less than 15 ns (typical) on the  $\overline{WE}$  or  $\overline{CE}$  inputs will not initiate a program cycle.

**INPUT LEVELS:** While operating with a 2.7V to 3.6V power supply, the address inputs and control inputs (OE, CE and WE) may be driven from 0 to 5.5V without adversely affecting the operation of the device. The I/O lines can only be driven from 0 to  $V_{CC}$  + 0.6V.



## AIMEL

## **Command Definition (in Hex)**

| Command                           | Bus    | 1st<br>Cy |                  | 2nd<br>Cy |      |      | Bus<br>cle | 4th<br>Cy |                 | 5th<br>Cy |      | 6th<br>Cy |      |
|-----------------------------------|--------|-----------|------------------|-----------|------|------|------------|-----------|-----------------|-----------|------|-----------|------|
| Sequence                          | Cycles | Addr      | Data             | Addr      | Data | Addr | Data       | Addr      | Data            | Addr      | Data | Addr      | Data |
| Read                              | 1      | Addr      | D <sub>OUT</sub> |           |      |      |            |           |                 |           |      |           |      |
| Chip Erase                        | 6      | 5555      | AA               | 2AAA      | 55   | 5555 | 80         | 5555      | AA              | 2AAA      | 55   | 5555      | 10   |
| Byte Program                      | 4      | 5555      | AA               | 2AAA      | 55   | 5555 | A0         | Addr      | D <sub>IN</sub> |           |      |           |      |
| Boot Block Lockout <sup>(1)</sup> | 6      | 5555      | AA               | 2AAA      | 55   | 5555 | 80         | 5555      | AA              | 2AAA      | 55   | 5555      | 40   |
| Product ID Entry                  | 3      | 5555      | AA               | 2AAA      | 55   | 5555 | 90         |           |                 |           |      |           |      |
| Product ID Exit <sup>(2)</sup>    | 3      | 5555      | AA               | 2AAA      | 55   | 5555 | F0         |           |                 |           |      |           |      |
| Product ID Exit <sup>(2)</sup>    | 1      | XXXX      | F0               |           |      |      |            |           |                 |           |      |           |      |

Notes: 1. The 16K byte boot sector has the address range 00000H to 03FFFH for the AT49BV/LV040 and 7C000H to 7FFFFH for the AT49BV/LV040T.

2. Either one of the Product ID Exit commands can be used.

## Absolute Maximum Ratings\*

| Temperature under Bias55°C to +125°C          | *NOTICE: Stresses beyond those listed under "Absolute Maxi-<br>mum Ratings" may cause permanent damage to the |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C             | device. This is a stress rating only and functional operation of the device at these or any other condi-      |
| All Input Voltages                            | tions beyond those indicated in the operational sec-                                                          |
| (including NC Pins)                           | tions of this specification is not implied. Exposure to                                                       |
| with Respect to Ground0.6V to +6.25V          | absolute maximum rating conditions for extended<br>periods may affect device reliability.                     |
| All Output Voltages                           |                                                                                                               |
| with Respect to Ground0.6V to $V_{CC}$ + 0.6V |                                                                                                               |
| Voltage on OE                                 |                                                                                                               |
| with Respect to Ground0.6V to + 13.5V         |                                                                                                               |

## **DC and AC Operating Range**

|                              |      | AT49LV040-70 | AT49BV/LV040-90           | AT49BV040-12 |
|------------------------------|------|--------------|---------------------------|--------------|
| Operating                    | Com. | 0°C - 70°C   | 0°C - 70°C                | 0°C - 70°C   |
| Temperature (Case)           | Ind. | -40°C - 85°C | -40°C - 85°C              | -40°C - 85°C |
| V <sub>CC</sub> Power Supply |      | 3.0V to 3.6V | 2.7V to 3.6V/3.0V to 3.6V | 2.7V to 3.6V |

## **Operating Modes**

| Mode                    | CE              | OE               | WE              | Ai                                                                   | I/O                              |
|-------------------------|-----------------|------------------|-----------------|----------------------------------------------------------------------|----------------------------------|
| Read                    | V <sub>IL</sub> | V <sub>IL</sub>  | V <sub>IH</sub> | Ai                                                                   | D <sub>OUT</sub>                 |
| Program <sup>(2)</sup>  | V <sub>IL</sub> | V <sub>IH</sub>  | V <sub>IL</sub> | Ai                                                                   | D <sub>IN</sub>                  |
| Standby/Write Inhibit   | V <sub>IH</sub> | X <sup>(1)</sup> | Х               | Х                                                                    | High-Z                           |
| Program Inhibit         | Х               | Х                | V <sub>IH</sub> |                                                                      |                                  |
| Program Inhibit         | Х               | V <sub>IL</sub>  | Х               |                                                                      |                                  |
| Output Disable          | Х               | V <sub>IH</sub>  | Х               |                                                                      | High-Z                           |
| Product Identification  |                 |                  |                 |                                                                      |                                  |
| Llevelueve              | N               | N                |                 | A1 - A18 = $V_{IL}$ , A9 = $V_{H}$ , <sup>(3)</sup><br>A0 = $V_{IL}$ | Manufacturer Code <sup>(4)</sup> |
| Hardware                | V <sub>IL</sub> | V <sub>IL</sub>  | V <sub>IH</sub> | A1 - A18 = $V_{IL}$ , A9 = $V_{H}$ , <sup>(3)</sup><br>A0 = $V_{IH}$ | Device Code <sup>(4)</sup>       |
| Software <sup>(2)</sup> |                 |                  |                 | $A0 = V_{IL}, A1 - A18 = V_{IL}$                                     | Manufacturer Code <sup>(4)</sup> |
| Sollware                |                 |                  |                 | A0 = V <sub>IH</sub> , A1 - A18 = V <sub>IL</sub>                    | Device Code <sup>(4)</sup>       |

Notes: 1. X can be  $V_{IL}$  or  $V_{IH}$ .

2. Refer to AC programming waveforms.

3.  $V_{H}$  = 12.0V  $\pm$  0.5V.

4. Manufacturer Code: 1FH

Device Code: 13H (AT49BV/LV040), 12H (AT49BV/LV040T).

## **DC** Characteristics

| Symbol           | Parameter                            | Condition                                                  | Min | Тур | Max  | Units |
|------------------|--------------------------------------|------------------------------------------------------------|-----|-----|------|-------|
| ILI              | Input Load Current                   | $V_{IN} = 0V$ to $V_{CC}$                                  |     |     | 10   | μA    |
| I <sub>LO</sub>  | Output Leakage Current               | $V_{I/O} = 0V$ to $V_{CC}$                                 |     |     | 10   | μA    |
| I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{CE} = V_{CC} - 0.3V$ to $V_{CC}$                |     |     | 50   | μA    |
| I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL  | $\overline{CE}$ = 2.0V to V <sub>CC</sub>                  |     |     | 1    | mA    |
| $I_{CC}^{(1)}$   | V <sub>CC</sub> Active Current       | f = 5 MHz; I <sub>OUT</sub> = 0 mA, V <sub>CC</sub> = 3.6V |     |     | 25   | mA    |
| V <sub>IL</sub>  | Input Low Voltage                    |                                                            |     |     | 0.8  | V     |
| V <sub>IH</sub>  | Input High Voltage                   |                                                            | 2.0 |     |      | V     |
| V <sub>OL</sub>  | Output Low Voltage                   | I <sub>OL</sub> = 2.1 mA                                   |     |     | 0.45 | V     |
| V <sub>OH</sub>  | Output High Voltage                  | I <sub>OH</sub> = -100 μA; V <sub>CC</sub> = 3.0V          | 2.4 |     |      | V     |

Notes: 1. In the erase mode, I<sub>CC</sub> is 50 mA.

2. See details under "Software Product Identification Entry/Exit" on page 10.





## **AC Read Characteristics**

|                                   |                                                           | AT49LV040-70 |     | AT49BV/LV040-90 |     | AT49BV040-12 |     |       |
|-----------------------------------|-----------------------------------------------------------|--------------|-----|-----------------|-----|--------------|-----|-------|
| Symbol                            | Parameter                                                 | Min          | Max | Min             | Max | Min          | Мах | Units |
| t <sub>ACC</sub>                  | Address to Output Delay                                   |              | 70  |                 | 90  |              | 120 | ns    |
| t <sub>CE</sub> <sup>(1)</sup>    | CE to Output Delay                                        |              | 70  |                 | 90  |              | 120 | ns    |
| t <sub>OE</sub> <sup>(2)</sup>    | OE to Output Delay                                        | 0            | 35  | 0               | 40  | 0            | 50  | ns    |
| t <sub>DF</sub> <sup>(3)(4)</sup> | $\overline{CE}$ or $\overline{OE}$ to Output Float        | 0            | 25  | 0               | 25  | 0            | 30  | ns    |
| t <sub>OH</sub>                   | Output Hold from OE, CE or Address, whichever comes first | 0            |     | 0               |     | 0            |     | ns    |

## AC Read Waveforms<sup>(1)(2)(3)(4)</sup>



Notes: 1.  $\overline{CE}$  may be delayed up to  $t_{ACC}$  -  $t_{CE}$  after the address transition without impact on  $t_{ACC}$ .

OE may be delayed up to t<sub>CE</sub> - t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub> or by t<sub>ACC</sub> - t<sub>OE</sub> after an address change without impact on t<sub>ACC</sub>.

**Output Test Load** 

- 3.  $t_{DF}$  is specified from  $\overline{OE}$  or  $\overline{CE}$ , whichever occurs first (CL = 5 pF).
- 4. This parameter is characterized and is not 100% tested.

## Input Test Waveforms and Measurement Level



3.0V 1.8K OUTPUT PIN 1.3K 100 pF

t<sub>R</sub>, t<sub>F</sub> < 5 ns

6

## **Pin Capacitance**

 $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions     |
|------------------|-----|-----|-------|----------------|
| C <sub>IN</sub>  | 4   | 6   | pF    | $V_{IN} = 0V$  |
| C <sub>OUT</sub> | 8   | 12  | pF    | $V_{OUT} = 0V$ |

Note: 1. This parameter is characterized and is not 100% tested.

## **AC Byte Load Characteristics**

| Symbol                             | Parameter                                                | Min | Max | Units |
|------------------------------------|----------------------------------------------------------|-----|-----|-------|
| t <sub>AS</sub> , t <sub>OES</sub> | Address, OE Setup Time                                   | 0   |     | ns    |
| t <sub>AH</sub>                    | Address Hold Time                                        | 100 |     | ns    |
| t <sub>cs</sub>                    | Chip Select Setup Time                                   | 0   |     | ns    |
| t <sub>CH</sub>                    | Chip Select Hold Time                                    | 0   |     | ns    |
| t <sub>wP</sub>                    | Write Pulse Width ( $\overline{WE}$ or $\overline{CE}$ ) | 200 |     | ns    |
| t <sub>DS</sub>                    | Data Setup Time                                          | 100 |     | ns    |
| t <sub>DH</sub> , t <sub>OEH</sub> | Data, OE Hold Time                                       | 0   |     | ns    |
| t <sub>wPH</sub>                   | Write Pulse Width High                                   | 200 |     | ns    |

## AC Byte Load Waveforms

## WE Controlled



### **CE** Controlled







## **Program Cycle Characteristics**

| Symbol           | Parameter              | Min | Тур | Max | Units   |
|------------------|------------------------|-----|-----|-----|---------|
| t <sub>BP</sub>  | Byte Programming Time  |     | 30  | 50  | μs      |
| t <sub>AS</sub>  | Address Setup Time     | 0   |     |     | ns      |
| t <sub>AH</sub>  | Address Hold Time      | 100 |     |     | ns      |
| t <sub>DS</sub>  | Data Setup Time        | 100 |     |     | ns      |
| t <sub>DH</sub>  | Data Hold Time         | 0   |     |     | ns      |
| t <sub>WP</sub>  | Write Pulse Width      | 200 |     |     | ns      |
| t <sub>wPH</sub> | Write Pulse Width High | 200 |     |     | ns      |
| t <sub>EC</sub>  | Erase Cycle Time       |     |     | 10  | seconds |

## **Program Cycle Waveforms**



## **Chip Erase Cycle Waveforms**





## AT49BV/LV040(T)

## **Data Polling Characteristics**<sup>(1)</sup>

| Symbol           | Parameter                         | Min | Тур | Max | Units |
|------------------|-----------------------------------|-----|-----|-----|-------|
| t <sub>DH</sub>  | Data Hold Time                    | 0   |     |     | ns    |
| t <sub>OEH</sub> | OE Hold Time                      | 10  |     |     | ns    |
| t <sub>OE</sub>  | OE to Output Delay <sup>(2)</sup> |     |     |     | ns    |
| t <sub>wR</sub>  | Write Recovery Time               | 0   |     |     | ns    |

Notes: 1. These parameters are characterized and not 100% tested.

2. See t<sub>OE</sub> spec in "AC Read Characteristics" on page 6.

## Data Polling Waveforms



## **Toggle Bit Characteristics**<sup>(1)</sup>

| Symbol            | Parameter                                               | Min | Тур | Max | Units |
|-------------------|---------------------------------------------------------|-----|-----|-----|-------|
| t <sub>DH</sub>   | Data Hold Time                                          | 0   |     |     | ns    |
| t <sub>OEH</sub>  | OE Hold Time                                            | 10  |     |     | ns    |
| t <sub>OE</sub>   | OE to Output Delay <sup>(2)</sup>                       |     |     |     | ns    |
| t <sub>OEHP</sub> | OE High Pulse                                           | 150 |     |     | ns    |
| t <sub>wR</sub>   | Write Recovery Time                                     | 0   |     |     | ns    |
| lotes: 1.         | These parameters are characterized and not 100% tested. |     |     |     |       |

2. See  $t_{OE}$  spec in "AC Read Characteristics" on page 6.

## Toggle Bit Waveforms<sup>(1)(2)(3)</sup>



- Notes: 1. Toggling either OE or CE or both OE and CE will operate toggle bit. The t<sub>OEHP</sub> specification must be met by the toggling input(s).
  - 2. Beginning and ending state of I/O6 will vary.
  - 3. Any address location may be used but the address should not vary.







↓ LOAD DATA 90 TO ADDRESS 5555 ↓ ENTER PRODUCT IDENTIFICATION MODE<sup>(2)(3)(4)</sup>

## Software Product Identification Exit<sup>(1)</sup>



| LOAD DATA F0        |
|---------------------|
| ТО                  |
| ANY ADDRESS         |
| <b>–</b>            |
| EXIT PRODUCT        |
| IDENTIFICATION      |
| MODE <sup>(4)</sup> |
|                     |
|                     |
|                     |
|                     |
|                     |

# Boot Block Lockout Feature Enable Algorithm<sup>(1)</sup>



Notes: 1. Data Format: I/O7 - I/O0 (Hex);

- Address Format: A14 A0 (Hex).
- 2. Boot Block Lockout feature enabled.

- Notes: 1. Data Format: I/O7 I/O0 (Hex); Address Format: A14 - A0 (Hex).
  - 2. A1 A18 =  $V_{IL}$ . Manufacturer Code is read for A0 =  $V_{IL}$ ; Device Code is read for A0 =  $V_{IH}$ .
  - 3. The device does not remain in identification mode if powered down.
  - 4. The device returns to standard operation mode.
  - Manufacturer Code: 1FH Device Code: 13H (AT49BV/LV040),
    - 12H (AT49BV/LV040), 12H (AT49BV/LV040T).

#### I<sub>cc</sub> (mA) t<sub>ACC</sub> (ns) Active Standby **Ordering Code** Package **Operation Range** 90 25 0.05 AT49BV040-90JC 32J Commercial AT49BV040-90TC 32T (0°C to 70°C) AT49BV040-90VC 32V 25 0.05 AT49BV040-90JI 32J Industrial AT49BV040-90TI 32T (-40°C to 85°C) AT49BV040-90VI 32V 120 0.05 AT49BV040-12JC 32J Commercial 25 AT49BV040-12TC 32T (0°C to 70°C) 32V AT49BV040-12VC 0.05 25 AT49BV040-12JI 32J Industrial AT49BV040-12TI 32T (-40°C to 85°C) AT49BV040-12VI 32V 90 25 0.05 AT49BV040T-90JC 32J Commercial AT49BV040T-90TC 32T (0°C to 70°C) AT49BV040T-90VC 32V 25 0.05 AT49BV040T-90JI 32J Industrial AT49BV040T-90TI 32T (-40°C to 85°C) AT49BV040T-90VI 32V 120 25 0.05 AT49BV040T-12JC 32J Commercial (0°C to 70°C) AT49BV040T-12TC 32T AT49BV040T-12VC 32V 25 0.05 AT49BV040T-12JI 32J Industrial AT49BV040T-12TI 32T (-40°C to 85°C) AT49BV040T-12VI 32V

## AT49BV040(T) Ordering Information

| Package Type                                                   |  |  |
|----------------------------------------------------------------|--|--|
| 32-lead, Plastic J-leaded Chip Carrier Package (PLCC)          |  |  |
| 32-lead, Plastic Thin Small Outline Package (TSOP) (8 x 20 mm) |  |  |
| 32-lead, Plastic Thin Small Outline Package (TSOP) (8 x 14 mm) |  |  |
| -                                                              |  |  |





## AT49LV040(T) Ordering Information

| t <sub>ACC</sub> | I <sub>CC</sub> (mA) |         |                 |         |                        |  |
|------------------|----------------------|---------|-----------------|---------|------------------------|--|
| (ns)             | Active               | Standby | Ordering Code   | Package | <b>Operation Range</b> |  |
| 70               | 25                   | 0.05    | AT49LV040-70JC  | 32J     | Commercial             |  |
|                  |                      |         | AT49LV040-70TC  | 32T     | (0°C to 70°C)          |  |
|                  |                      |         | AT49LV040-70VC  | 32V     |                        |  |
|                  | 25                   | 0.05    | AT49LV040-70JI  | 32J     | Industrial             |  |
|                  |                      |         | AT49LV040-70TI  | 32T     | (-40°C to 85°C)        |  |
|                  |                      |         | AT49LV040-70VI  | 32V     |                        |  |
| 90               | 25                   | 0.05    | AT49LV040-90JC  | 32J     | Commercial             |  |
|                  |                      |         | AT49LV040-90TC  | 32T     | (0°C to 70°C)          |  |
|                  |                      |         | AT49LV040-90VC  | 32V     |                        |  |
|                  | 25                   | 0.05    | AT49LV040-90JI  | 32J     | Industrial             |  |
|                  |                      |         | AT49LV040-90TI  | 32T     | (-40°C to 85°C)        |  |
|                  |                      |         | AT49LV040-90VI  | 32V     |                        |  |
| 70               | 25                   | 0.05    | AT49LV040T-70JC | 32J     | Commercial             |  |
|                  |                      |         | AT49LV040T-70TC | 32T     | (0°C to 70°C)          |  |
|                  |                      |         | AT49LV040T-70VC | 32V     |                        |  |
|                  | 25                   | 0.05    | AT49LV040T-70JI | 32J     | Industrial             |  |
|                  |                      |         | AT49LV040T-70TI | 32T     | (-40°C to 85°C)        |  |
|                  |                      |         | AT49LV040T-70VI | 32V     |                        |  |
| 90               | 25                   | 0.05    | AT49LV040T-90JC | 32J     | Commercial             |  |
|                  |                      |         | AT49LV040T-90TC | 32T     | (0°C to 70°C)          |  |
|                  |                      |         | AT49LV040T-90VC | 32V     |                        |  |
|                  | 25                   | 0.05    | AT49LV040T-90JI | 32J     | Industrial             |  |
|                  |                      |         | AT49LV040T-90TI | 32T     | (-40°C to 85°C)        |  |
|                  |                      |         | AT49LV040T-90VI | 32V     |                        |  |

| Package Type |                                                                |  |
|--------------|----------------------------------------------------------------|--|
| 32J          | 32-lead, Plastic J-leaded Chip Carrier Package (PLCC)          |  |
| 32T          | 32-lead, Plastic Thin Small Outline Package (TSOP) (8 x 20 mm) |  |
| 32V          | 32-lead, Plastic Thin Small Outline Package (TSOP) (8 x 14 mm) |  |

#### AT49BV/LV040(T) 12

## **Packaging Information**







### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

#### Europe

Atmel U.K., Ltd. Coliseum Business Centre Riverside Way Camberley, Surrey GU15 3YL England TEL (44) 1276-686-677 FAX (44) 1276-686-697

#### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Operations**

Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

Atmel Rousset Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

#### *Fax-on-Demand* North America: 1-(800) 292-8635 International: 1-(408) 441-0732

*e-mail* literature@atmel.com

Web Site http://www.atmel.com

BBS 1-(408) 436-4309

#### Atmel Corporation 2000.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

Marks bearing <sup>®</sup> and/or <sup>™</sup> are registered trademarks and trademarks of Atmel Corporation.

Terms and product names in this document may be trademarks of others.

